



## IXYS IGBT Driver Module Enables High Power Systems Design with Reduced Design Time and Cost

Abdus Sattar PhD, and Leonid Neyman PhD, Littelfuse, Inc

IXYS Corporation's new IXIDM1403 driver module, designed with an objective to serve the market with IGBT driver parts that enable a short design cycle and the lowest design cost possible, combines supreme compactness with the highest performance and reliability. IXIDM1403 supports dual-channel high power IGBT modules with up to 4000 V isolation voltage, switching speed up to 50 kHz, short-circuit protection, and supply-voltage monitoring.

IXIDM1403 is a high-voltage isolated gate driver module based on the IX6610/IX6611/IXDN630 chipset, which allows creation of an isolated IGBT driver with a high voltage isolation barrier between the primary and secondary sides and between secondary side drivers. This creates a very flexible architecture, which can be used for 3-phase motor drivers, half-bridge switches, push-pull converters, other Uninterruptible Power Supply (UPS) applications, renewable energy, and transportation, which require isolation between the primary and secondary sides and/or between secondary side drivers.

An internal power supply provides up to 2 W per channel of isolated power to drive both upper and lower IGBTs, effectively isolating the MCU from high power circuitry. Operating from a single polarity 15 V power source, it provides +20 V/–5 V to drive the IGBT gates and +3.3 V to drive the MCU, maintaining up to 4 kV isolation voltage between the MCU and gate drivers and between gate drivers as well.

Built-in under-voltage and over-voltage protection prevents the IGBTs from operating at gate voltages outside of the optimal window and informs the MCU about such conditions without regard to the source of the problems, which may come from either the low/high side IGBT behind the isolation barrier or the primary side before the isolation barrier.

Over-current protection with a 300 mV threshold can be implemented by utilizing either a current-sense resistor or IGBT de-saturation event. This feature turns the IGBT off immediately after the collector current exceeds a value set by the user and informs the MCU, allowing it to make an appropriate decision.

TTL-level compatible input signals from an external MCU are used to operate secondary side drivers. The IXIDM1403 implements a dual-channel bidirectional transformer interface, which transmits the primary side input commands from the MCU to the secondary side and information from the secondary side to the MCU. Asynchronous data transmission is implemented by narrow pulses to prevent the transformer's core saturation.





Expertise Applied | Answers Delivered

A narrow pulse detector is also implemented to prevent transmission of very narrow false PWM input signals to the drivers. Input signal pulses with width narrower than 100 ns are suppressed and pulses with width greater than 350 ns are transferred to the drivers. To avoid limitations to the input pulse maximum width, only short pulses representing rising/falling edges of the input signals are transmitted from the primary side, while the secondary side restores the original pulse width.

The secondary side gate drivers convert the incoming PWM logic signals to +20 V/–5 V (with respect to COMMON) bipolar gate drive signal with a typical 30 A peak drive current capability. Separate positive and negative gate driver outputs allow optimization of IGBT turn on/off time without an external diode by selecting serial gate resistors of different values.

The built-in dead time delay circuitry, with channel A priority, prevents the IGBTs from turning on simultaneously. If channel B is active and channel A is forced into on-state, channel B becomes disabled immediately and the channel A IGBT turns on with a preset delay time. After channel A becomes inactive, channel B, if active, turns on with the same delay time. If channel A is active and channel B is forced into on-state, this command will be ignored as long as channel A remains active. If channel A becomes inactive before the command activating channel B expires, channel B becomes active with a preset delay time after channel A becomes inactive. A single input signal source can be used to create a complementary switching pair of IGBTs in a half-bridge configuration by setting channel B as permanently enabled and operating channel A only.

Dead time between pulses at Gate A and Gate B outputs is hardware programmed to ~420 ns. If the dead time required to operate specific IGBTs is greater than implemented in IXIDM1403, it should be programmed by the MCU or factory-adjusted to the required value.

The over-temperature protection function disables the IGBTs if the internal module temperature exceeds 150°C, and resumes normal operations when the temperature falls below 125°C. If the IGBT assembly is equipped with a temperature sensor, the IXIDM1403 is able to translate its signal to the MCU. A dual-channel bidirectional transformer interface allows for transmission of information to the MCU about secondary side power supply faults and IGBT over-current conditions.

All fault conditions at the primary side stop execution of the PWM cycle at both drivers, while all fault conditions at the secondary side stop the PWM cycle at the affected driver only. If fault conditions appear before the start of the PWM cycle, the PWM cycle will be ignored as long as fault conditions exist.

The IXIDM1403 power block is designed to provide up to 2 W of power and features a start-up mode and a run mode. In the start-up mode, the converter operates from the internal oscillator and activates only a portion of the power switches to reduce the dynamic current consumption/power dissipation. After start-up, the converter activates all the power switches and goes into run mode. The run mode is held off ~1.28 ms. Transmit operation is disabled





Expertise Applied | Answers Delivered

during start-up mode to minimize current draw in the secondary side. After run mode begins, it continues until a restart occurs, which returns the power block to start-up mode.

In the run mode, the power block operates either from an internal or external clock. Use of an external clock from the MCU minimizes noise interference between IXIDM1403 devices when used for multi-phase applications like motor drivers. A converter's watchdog timer prevents potential damage due to the absence of an external clock. Whenever the external clock period exceeds the watchdog timeout of 40 µs, the converter switches to the internal clock.

Each of the IXIDM1403 IGBT drivers also contains an over-current (OC) comparator with a 300 mV threshold with respect to the COMMON pin. Over-current protection can be implemented either by using a low value current sense resistor, an IGBT with a secondary current sense output, or utilizing a de-saturation event. If an over-current fault occurs, the driver's output is forced low for the remainder of the cycle. Normal operation resumes at the beginning of the next PWM gate drive cycle.

A noise filter at the current sense input may be required due to low sense voltage. The OC comparator has an internal 100 pF capacitor connected in parallel to the input; therefore, only a serial resistor can be added to create such a filter. To prevent false tripping, the OC comparator's input is grounded during the off time of the IGBT and remains grounded for 3.5 µs immediately after the IGBT turns on. When an over-current event occurs, the Output Faults Pulse Generator creates a narrow 200 ns pulse that is used by the Fault Control Logic to communicate the fault condition to the MCU.

The IXIDM1403 is available in a 55 x 50 x 28 mm package with a 12-pin, 1 mm-pitch FFC connector to communicate with an MCU, two 5-pin, 2.54 mm-pitch headers to provide signals to/from the IGBTs, and one 2-pin, 2.54 mm-pitch header to translate signals from an external temperature sensor to the MCU.

Figure 1 shows an example of an application where IXIDM140 is used to operate IXYS's phase leg IGBT module MIXA225PF1200TSF.



Figure1. IXIDM1403 – MIXA225PF1200TSF Module Assembly



Powered from a single polarity 15 V power supply, IXIDM1403 operates two 1200 V IGBT devices with a maximum collector current of 360 A. This design allows the MCU to alert customers about under– or over-voltage conditions on the primary and secondary sides, and overload conditions when the IGBT goes into de-saturation mode. The MCU can be powered from this module and does not require a separate power source. If a user prefers to drive the MCU from an external power source, this can also be accomplished. Additionally, internal IXIDM1403 logic can be powered from the same external source, minimizing power consumption from the 15 V power supply.



Typical applications for this design are shown in Figures 2 and 3.

Figure 2: Typical Application Circuit of a Three-phase Motor Driver

Figure 3: Typical Application Circuit of a Full-bridge Inverter





Figures 4 and 5 display typical IXIDM1403 performance with the MIXA225PF1200TSF module as a load.



Figure 4: MIXA225PF1200TSF Operating in Complementary Mode with a Single Signal Source at IXIDM1403 Channel A and Channel B Permanently Enabled

## Input to Output Propagation Delay at Rising Edge

Channel 1 – red – IGBT Module pin #3, 4 voltage

Channel 2 – green – IXIDM1403 channel A input signal

Channel 3 – magenta – IXIDM1403 channel B input signal

**Note:** The lower portion of Figure 4 is magnified 10 times the upper portion.





Expertise Applied | Answers Delivered



## Figure 5: MIXA225PF1200TSF Operating in Complementary Mode with a Single Signal Source at IXIDM1403 Channel A and Channel B Permanently Enabled

## Input to Output Propagation Delay at Falling Edge

Channel 1 – red – IGBT Module pin #3, 4 voltage

Channel 2 – green – IXIDM1403 channel A input signal

Channel 3 – magenta – IXIDM1403 channel B input signal

**Note:** The lower portion of Figure 5 is magnified 10 times the upper portion.